Memristive Circuits for LDPC Decoding

dc.contributor.authorJussi Poikonen
dc.contributor.authorEero Lehtonen
dc.contributor.authorMika Laiho
dc.contributor.authorJonne Poikonen
dc.contributor.organizationfi=Technology Research Center TRC|en=Technology Research Center TRC|
dc.contributor.organization-code1.2.246.10.2458963.20.58905910210
dc.contributor.organization-code2609060
dc.converis.publication-id2071176
dc.converis.urlhttps://research.utu.fi/converis/portal/Publication/2071176
dc.date.accessioned2022-10-27T12:26:30Z
dc.date.available2022-10-27T12:26:30Z
dc.description.abstract<div> We present design principles for implementing decoders for low-density parity check codes in CMOL-type memristive circuits. The programmable nonvolatile connectivity enabled by the nanowire arrays in such circuits is used to map the parity check matrix of an LDPC code in the decoder, while decoding operations are realized by a cellular CMOS circuit structure. We perform detailed performance analysis and circuit simulations of example decoders, and estimate how CMOL and memristor characteristics such as the memristor OFF/ON resistance ratio, nanowire resistance, and the total capacitance of the nanowire array affect decoder specification and performance. We also analyze how variation in circuit characteristics and persistent device defects affect the decoders.</div>
dc.format.pagerange412
dc.format.pagerange426
dc.identifier.eissn2156-3365
dc.identifier.jour-issn2156-3357
dc.identifier.olddbid175515
dc.identifier.oldhandle10024/158609
dc.identifier.urihttps://www.utupub.fi/handle/11111/30851
dc.identifier.urlhttp://ieeexplore.ieee.org
dc.identifier.urnURN:NBN:fi-fe2021042714444
dc.language.isoen
dc.okm.affiliatedauthorPoikonen, Jussi
dc.okm.affiliatedauthorLehtonen, Eero
dc.okm.affiliatedauthorLaiho, Mika
dc.okm.affiliatedauthorPoikonen, Jonne
dc.okm.discipline113 Computer and information sciencesen_GB
dc.okm.discipline213 Electronic, automation and communications engineering, electronicsen_GB
dc.okm.discipline221 Nanotechnologyen_GB
dc.okm.discipline113 Tietojenkäsittely ja informaatiotieteetfi_FI
dc.okm.discipline213 Sähkö-, automaatio- ja tietoliikennetekniikka, elektroniikkafi_FI
dc.okm.discipline221 Nanoteknologiafi_FI
dc.okm.internationalcopublicationnot an international co-publication
dc.okm.internationalityInternational publication
dc.okm.typeA1 ScientificArticle
dc.publisherInstitute of Electrical and Electronics Engineers
dc.publisher.countryUnited Statesen_GB
dc.publisher.countryYhdysvallat (USA)fi_FI
dc.publisher.country-codeUS
dc.relation.doi10.1109/JETCAS.2014.2361071
dc.relation.ispartofjournalIEEE Journal of Emerging and Selected Topics in Circuits and Systems
dc.relation.issue4
dc.relation.volume4
dc.source.identifierhttps://www.utupub.fi/handle/10024/158609
dc.titleMemristive Circuits for LDPC Decoding
dc.year.issued2014

Tiedostot

Näytetään 1 - 1 / 1
Ladataan...
Name:
JETCAS_poikonen_final.pdf
Size:
322.12 KB
Format:
Adobe Portable Document Format
Description:
Author's post-print